LMK1D210x Low Additive Jitter LVDS Buffer

Texas Instruments LMK1D210x Low Additive Jitter LVDS Buffer distributes two clock inputs (IN0 and IN1) to a total of up to 8 pairs of differential LVDS clock outputs (OUT0, OUT7) with minimum skew for clock distribution. Each buffer block consists of one input and up to 4 LVDS outputs. The inputs can be LVDS, LVPECL, HCSL, CML, or LVCMOS. The LMK1D210x is specifically designed for driving 50Ω transmission lines. In the case of driving the inputs in single-ended mode, the appropriate bias voltage must be applied to the unused negative input pin.

Resultat: 2
Välj Bild Artikelnummer Tillverk: Beskrivning Datablad Tillgänglighet Prissättning: (SEK) Filtrera resultaten i tabellen efter enhetspris baserat på din kvantitet. Antal RoHS ECAD-modell Antal utgångar Max utgångsfrekvens Utbredningsförsening - Max Utgångstyp Paket/låda Ingångstyp Maximal inmatningsfrekvens Minimal matningsspänning Maximal matningsspänning Serie Minsta drifttemperatur Maximal drifttemperatur
Texas Instruments Klockbuffert Dual bank 4-channel output 1.8-V 2.5-V L LMK1D2104RHDT 2 773På lager
Min.: 1
Multipla: 1
Papprulle: 3 000

8 Output 575 ps Differential VQFN-28 3-State 2 GHz 1.71 V 3.465 V LMK1D2104 - 40 C + 105 C
Texas Instruments Klockbuffert Dual bank 4-channel output 1.8-V 2.5-V L LMK1D2104RHDR 155På lager
Min.: 1
Multipla: 1
Papprulle: 250

4 Output 2 GHz 575 ps LVDS VQFN-28 HCSL, LP-HCSL, LVCMOS, LVDS, LVPECL 2 GHz 1.71 V 3.465 V LMK1D2104 - 40 C + 105 C