DS90CR286AT-Q1 LVDS Receiver

Texas Instruments DS90CR286AT-Q1 LVDS Receiver converts four LVDS (Low Voltage Differential Signaling) data streams back into parallel 28 bits of LVCMOS data. The receiver data outputs strobe on the output clock's rising edge. The receiver LVDS clock operates at rates from 20 to 66MHz. The DS90CR286AT-Q1 phase-locks to the input LVDS clock, samples the serial bit streams at the LVDS data lines, and converts them into 28-bit parallel output data. At an incoming clock rate of 66MHz, each LVDS input line is running at a bit rate of 462Mbps. This results in a maximum throughput of 1.848Gbps. The DS90CR286AT-Q1 device is enhanced over prior generation receivers due to a wider data valid time on the receiver output.

Resultat: 2
Välj Bild Artikelnummer Tillverk: Beskrivning Datablad Tillgänglighet Prissättning: (SEK) Filtrera resultaten i tabellen efter enhetspris baserat på din kvantitet. Antal RoHS ECAD-modell Typ Antal drivenheter Antal mottagare Datahastighet Ingångstyp Utgångstyp Maximal matningsspänning Minimal matningsspänning Minsta drifttemperatur Maximal drifttemperatur Monteringsstil Paket/låda Kvalificering Förpackning
Texas Instruments LVDS, IC-gränssnitt 3.3 V Rising Edge Da ta Strobe LVDS Rece A 595-DS90CR286ATDGGQ1 169På lager
Min.: 1
Multipla: 1
Papprulle: 2 000

- 40 C + 105 C SMD/SMT TSSOP-56 AEC-Q100 Reel, Cut Tape, MouseReel
Texas Instruments LVDS, IC-gränssnitt 3.3 V Rising Edge Da ta Strobe LVDS Rece A 595-DS90CR286ATDGRQ1 Ledtid för icke lagerfört 18 Veckor
Min.: 102
Multipla: 34

Receiver 1 Driver 4 Receiver 1.848 Gb/s LVDS LVCMOS 3.6 V 3 V - 40 C + 105 C SMD/SMT TSSOP-56 AEC-Q100 Tube